Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
バス相互接続のためのバスクロック周波数スケーリング、ならびに関係するデバイス、システム、および方法
Document Type and Number:
Japanese Patent JP5923525
Kind Code:
B2
Abstract:
Bus clock frequency scaling for a bus interconnect and related devices, systems, and methods are disclosed. In one embodiment, the bus interconnect comprises an interconnect network configurable to connect a master port(s) to a slave port(s). A bus interconnect clock signal clocks the interconnect network. The controller is configured to receive bandwidth information related to traffic communicated over the master port(s) and the slave port(s). The controller is further configured to scale (e.g., increase or decrease) the frequency of the bus interconnect clock signal if the bandwidth of the master port(s) and/or the slave port(s) meets respective bandwidth condition(s), and/or if the latency of the master port(s) meets a respective latency condition(s) for the master port(s). The master port(s) and/or slave port(s) can also be reconfigured in response to a change in frequency of the bus interconnect clock signal to optimize performance and conserve power.

Inventors:
Richard Gerald Hoffman
Jaya Prakash Subramaniam Ganasan
Brandon Wayne Lewis
Application Number:
JP2013551419A
Publication Date:
May 24, 2016
Filing Date:
January 30, 2012
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
Qualcomm, Inc.
International Classes:
G06F1/04; G06F1/32; G06F13/42
Domestic Patent References:
JP2007034459A
JP2005071367A
JP7210506A
JP2007219962A
JP2004519769A
JP2004126646A
JP2003271261A
JP2006119998A
Attorney, Agent or Firm:
Yasuhiko Murayama
Kuroda Shinpei